Description
- Data or instruction cache module in the ND-500/2 CPU.
- Maintains 4K data/instruction cache with a 36 bits word size (32 bits word + 4 status bits).
- Using 36 pieces of SRAM chip for the cache memory, 4096 x 1 bit x 36 pieces (total 18 KB).
- Typical position is #9 in the ND-500/2 crate.
- Print: A ECO: E
- Print: D ECO: E
- PCB size 405 x 280 mm, 4 layers
- Release date xx. xxx. xxxx
Chipset
LEDs
- LED 1 (yellow) - Enable for read data directly from cache (no alignment)
- LED 2 (red) - Cache parity error detected
- LED 3 (yellow) - Enable for read data from cache (aligned) or memory
- LED 4 (yellow) - Not used
- LED 5 (red) - Memory parity error detected
- LED 6 (yellow) - Cache module selected
Straps
Switches
Connectors
- (A) Standard ND-500 bus
- (B) Standard ND-500 bus
- (C) Standard ND-500 bus
- (D) Standard ND-500 bus
|
Component side, PCB version A, D2147
Solder side, PCB version A, D2147
Component side, PCB version A, HM6147
Solder side, PCB version A, HM6147
Component side, PCB version D, HM6147
Solder side, PCB version D, HM6147
|