Return to the Sintran homepage Return to your previous page

Norsk Data hardware - ND-1001.4.1.5 - Norsk Data hardware - ND-100


350178 - PCB 3202 - N-125 CX CPU & MM 32 Bit 16 MB

Description

  • ND-125 CX CPU with 32 bit floating point and 16MB on board memory.
  • Using 4 pieces of the 9 bits DRAM modules, 4194304 x 9 bits x 4 pieces (total 18 MB).
  • Using 10 pieces of the SRAM modules for internal memory, 2048 x 8 bits x 10 pieces (total 20 KB).
  • Using 32 pieces of SRAM chips for the cache, 4096 x 4 bits x 32 pieces (total 64 KB).
  • Using an onboard RTC (Real Time Clock) with battery backup.
  • Print: D   ECO: Q
  • PCB size 367 x 280 mm, 10 layers
  • Release date 05. Mar. 1990

Chipset

  • 44100A
  • 44302B
  • 44303B
  • 44304F
  • 44305D
  • 44306A
  • 44307C
  • 44310D
  • 44401B
  • 44402D
  • 44403D
  • 44404D
  • 44407A
  • 44511A
  • 44601B
  • 44608A
  • 44801A
  • 44803A
  • 45001B
  • 45009B
  • 45132L
  • 45133L
  • 91400A
  • 91516A
  • 91616A
  • 91700A
  • 91800A
  • 91900A
  • DEL CGA, main CPU, Delilah customer gate array
  • ND-DGA
  • TC5116400 - DRAM x 4 pieces
  • SCN2661 - EPCI
  • IDT6168 - SRAM x 32 pieces
  • MM58274 - RTC
  • TMM2018 - SRAM x 10 pieces

LEDs

  • LED3 (green) - Selftest passed
  • LED2 (red) - Selftest failed
  • LED1 (red) - Cache disabled
  • LED6 (green) - CPU grant
  • LED7 (yellow) - Bus grant
  • LED4 (red) - Parity error detected
  • LED5 (red) - Parity error disabled
  • Memory upper limit display

Straps

  • STR1, STR16-18 (H29) - Internal data bus to B connector
  • STR5-9 (A30) - ECO level
  • STR13-15 (G26) -
  • STR19 (F10) -
  • STR20 (B30) - Chargeable clock battery installed

Switches

  • SW3 - Master clear
  • TH1 - ALD selector
  • TH2 - Console baudrate selector
  • SW1 - Cache disable switch
  • SW2 - Local memory disable switch
  • SW4 - Parity error detection disable switch

Connectors

  • (A) Console and panel
  • (B) Trace bus
  • (C) Standard ND-100 system bus
ND-350178
Component side, PCB version D

ND-350178
Solder side, PCB version D

This page was last updated 27. Jan. 2025
Copyright © Sintran Data
../valid HTML code ../valid CSS code
Mail us